ASIC Engineer, Design Verification
Sunnyvale, CA | Austin, TX | Remote, US
As a Design Verification Engineer, you will be part of a dynamic team working with the best in the industry, focused on developing innovative ASIC solutions for Meta’s data center applications. You will be responsible for the verification closure of a design module or sub-system from test-planning, UVM based test bench development to verification closure. Along with traditional simulation, you will be able to use other approaches like Formal and Emulation to achieve a bug-free design. The role also provides ample opportunities to partner and collaborate with full stack software, hardware, ASIC Design, Emulation and Post-Silicon teams towards creating a first-pass silicon success.ASIC Engineer, Design Verification Responsibilities
- Define and implement IP/SoC verification plans, build verification test benches to enable IP/sub-system/SoC level verification.
- Develop functional tests based on verification test plan.
- Drive Design Verification to closure based on defined verification metrics on test plan, functional and code coverage.
- Debug, root-cause and resolve functional failures in the design, partnering with the Design team.
- Collaborate with cross-functional teams like Design, Model, Emulation and Silicon validation teams towards ensuring the highest design quality.
- Develop and drive continuous Design Verification improvements using the latest verification methodologies, tools and technologies from the industry.
- Bachelor's degree in Computer Science, Computer Engineering, relevant technical field, or equivalent practical experience.
- 5+ years of hands-on experience in SystemVerilog/UVM methodology and/or C/C++ based verification.
- Track record of 'first-pass success' in ASIC development cycles.
- 5+ years of experience in IP/sub-system and/or SoC level verification based on SystemVerilog UVM/OVM based methodologies.
- Experience in EDA tools and scripting (Python, TCL, Perl, Shell) used to build tools and flows for verification environments.
- Experience in architecting and implementing Design Verification infrastructure and executing the full verification cycle.
- Experience in development of UVM based verification environments from scratch.
- Experience verifying GPU/CPU designs.
- Experience with micro-architectural performance verification.
- Experience with Design verification of Data-center applications like Video, AI/ML and Networking designs.
- Experience with verification of ARM/RISC-V based sub-systems or SoCs.
- Experience with IP or integration verification of high-speed interfaces like PCIe, RoCE, DDR, HBM, Ethernet.
- Experience in one or more of the following areas along with functional verification - SV Assertions, Formal, Emulation.
- Experience working across and building relationships with cross-functional design, model and emulation teams.
- Experience with revision control systems like Mercurial(Hg), Git or SVN.
$142,000/year to $203,000/year + bonus + equity + benefits
Individual compensation is determined by skills, qualifications, experience, and location. Compensation details listed in this posting reflect the base hourly rate, monthly rate, or annual salary only, and do not include bonus, equity or sales incentives, if applicable. In addition to base compensation, Meta offers benefits. Learn more about benefits at Meta.
Equal Employment Opportunity and Affirmative Action Meta is proud to be an Equal Employment Opportunity and Affirmative Action employer. We do not discriminate based upon race, religion, color, national origin, sex (including pregnancy, childbirth, reproductive health decisions, or related medical conditions), sexual orientation, gender identity, gender expression, age, status as a protected veteran, status as an individual with a disability, genetic information, political views or activity, or other applicable legally protected characteristics. You may view our Equal Employment Opportunity notice here.
Meta is committed to providing reasonable support (called accommodations) in our recruiting processes for candidates with disabilities, long term conditions, mental health conditions or sincerely held religious beliefs, or who are neurodivergent or require pregnancy-related support. If you need support, please reach out to accommodations-ext@fb.com. Apply
Job Profile
Accommodations Benefits Bonus Equity Long term conditions Mental health conditions Pregnancy-related support Religious beliefs
Tasks- Build
- Build verification test benches
- Collaborate with cross functional teams
- Debug functional failures
- Define and implement verification plans
- Design
- Develop
- Develop continuous design verification improvements
- Drive design verification to closure
AI ASIC design C C++ Computer Science Cross-functional Collaboration Cycles Debugging Design Design verification Developing EDA tools Emulation Engineering Ethernet Functional Verification Git GPU High-Speed Interfaces Identity Infrastructure Methodologies ML Networking Organization Perl Physics Python Recruiting Revision Control Systems Scripting Shell Simulation Systems SystemVerilog TCL Technical Tools UVM Validation Verification Methodologies Virtual reality
Experience5 years
EducationBachelor Bachelor's Bachelor's degree Bachelor's degree in Computer Science Computer Engineering Computer Science Design Engineering Equivalent Equivalent practical experience Physics Planning Relevant technical field Technical field Technology
TimezonesAmerica/Anchorage America/Chicago America/Denver America/Los_Angeles America/New_York Pacific/Honolulu UTC-10 UTC-5 UTC-6 UTC-7 UTC-8 UTC-9